IEEE Approves New Power Modeling Standard - 8 minutes read
IEEE Approves New Power Modeling Standard
AUSTIN, Texas--(BUSINESS WIRE)--Silicon Integration Initiative has announced that its Unified Power Model, developed with major contributions from IBM and GLOBALFOUNDRIES, has been approved as IEEE 2416-2019, a new Standard for Power Modeling to Enable System Level Analysis, which complements UPF/IEEE 1801-2018 Standard for Design and Verification of Low-Power, Energy-Aware Electronic Systems.
Si2 is a leading research and development joint venture that provides standard interoperability solutions for integrated circuit design tools.
UPM/IEEE 2416-2019 provides a rich set of power modeling semantics enabling system designers to model entire systems with great flexibility. It supports power modeling from abstract design description all the way to gate level implementation providing data consistency from earliest architectural explorations to final power verification.
“We view UPM/IEEE 2416 as a major step forward for low power design,” commented Dr. Nagu Dhanwada of IBM, chair of the IEEE 2416 and the Si2 UPM Working Groups.
“The foundation of the UPM/IEEE 2416-2019 standard originated in IBM and has been successfully used in power sign-off of several generations and families of IBM micro-processors. Concepts like multi-level, state based modeling and efficient, expressive semantics in UPM/IEEE 2416-2019 support constructing accurate and standardized power models for IP blocks. This enables SoC designs to be energy efficient from the ground up, a key reason companies will use 2416-2019 to upgrade modeling, analysis and sign-off flows,” stated Dr. Dhanwada.
Si2 UPM is a product of the Si2 OpenStandards Coalition, an R&D incubator which rapidly seeds and prototypes potential new EDA software tool interoperability standards. “The target of this development and subsequent standardization was an efficient and flexible mechanism for the specification and interchange of consistent power models throughout a project’s lifetime, from system design to manufacturing, especially for IP blocks and chiplets,” said Jerry Frenkil, Si2 director of OpenStandards. “This work led to significant advances in power modeling, including contributor and multi-level modeling, both of which are included in the 2416-2019 standard.”
A prototype power tool, upmPowerCalc, was built to prove the new concepts from end-to-end, both accelerating the delivery of a ready-to-implement standard and providing OpenStandards members with tools to aid in their own implementation.” The Si2 work was supported by the UPM Working Group consisting of ANSYS, IBM, Intel, Cadence, Entasys, and Thrace Systems.
Power contributors are Process, Voltage, and Temperature independent proxies for power. This PVT independence enables the late binding of PVT conditions at simulation run time, enabling power analysis at various PVT corners without requiring new libraries. Multi-level models provide multiple model views, or interfaces, to access the same power data. With multi-level construction, a single model provides consistent data for both system-level abstract simulations and bit-level simulations with RTL or gates.
“These advancements, along with UPM’s semantic expressiveness, deliver multiple benefits for design organizations” Frenkil explained. “System architects and SoC designers can model entire systems at a variety of PVT points with great flexibility. Power can be modeled in UPM using scalars, tables, expressions, and contributors, as well as expressions referencing contributors.”
UPM’s expressiveness also provides major benefits for IP developers. The use of power contributors leads to significant productivity gains since far fewer models and libraries are needed with UPM’s PVT independence. In addition, the models are abstract black boxes – functionality cannot be reverse-engineered from the power models.
Model interoperability and consistency with UPF/IEEE 1801 were identified early on as key goals in support of increasing emphasis on system level design. “IEEE 2416 provides a standardized interoperable system-level power model that is an essential piece of the foundation of an emerging industry-scale chiplet ecosystem” commented Ramune Nagisetty, senior principal engineer and director of Process and Product Integration at Intel Corporation.
“Energy-aware, system-level design can be a challenging task,” added John Biggs, chair of the IEEE P1801 Working Group, and distinguished engineer and co-founder of Arm. “With this new standard, designers will be better enabled by having access to semiconductor IP delivered with both IEEE 1801 power state models and IEEE 2416 power data models.”
For design automation groups, UPM provides an industry-standard format for both internal and external IP. This common format saves resources and time as there is no need to support or translate external proprietary formats. UPM also reduces reliance on internal proprietary formats, a long-standing design obsolescence trap.
An EDA startup, Thrace Systems, is planning to add IEEE 2416 support to its products. “UPM/IEEE 2416 is an important new standard. Its rich modeling semantics provide our power analysis platform with the solid infrastructure needed for comprehensive system level analysis,” commented David Ratchkov, Thrace Systems founder and CEO.
The P2416 Working Group was led by IBM, Si2, and Cadence, with active support from Intel and Arm.
For more information contact Jerry Frenkil at jfrenkil.org.
Founded in 1988, Si2 is a leading research and development joint venture that provides standard interoperability solutions for integrated circuit design tools. Its activities include support of OpenAccess, the world’s most widely used standard API and reference database for integrated circuit design. All Si2 activities are carried out under the auspices of The National Cooperative Research and Production Act of 1993, the fundamental law that defines R&D joint ventures and offers them a large measure of protection against federal antitrust laws
Source: Businesswire.com
Powered by NewsAPI.org
Keywords:
Institute of Electrical and Electronics Engineers • Austin, Texas • Business Wire • Silicon Integration Initiative • Computer simulation • Software development • IBM • GlobalFoundries • Institute of Electrical and Electronics Engineers • Computer simulation • System • Systems analysis • Unified Power Format • Institute of Electrical and Electronics Engineers • Software design • Electronic design automation • Low-power electronics • Energy • Electronics • Silicon Integration Initiative • Research and development • Joint venture • Standardization • Interoperability • Integrated circuit design • Tool • Unit production manager • Institute of Electrical and Electronics Engineers • Scenic design • Scientific modelling • Semantics • System • Designer • Conceptual model • System • Scientific modelling • Digital electronics • Data consistency • Electronic design automation • Technical University of Madrid • Institute of Electrical and Electronics Engineers • Low-power electronics • Nagu • Dhanwada • IBM • Institute of Electrical and Electronics Engineers • Silicon Integration Initiative • Technical University of Madrid • Technical University of Madrid • Institute of Electrical and Electronics Engineers • IBM • IBM • Microtechnology • Concept • Scientific modelling • Semantics • Technical University of Madrid • Institute of Electrical and Electronics Engineers • Conceptual model • Intellectual property • Design • Efficient energy use • Dhanwada • Silicon Integration Initiative • Technical University of Madrid • Product design • Silicon Integration Initiative • Research and development • Prototype • Electronic design automation • Programming tool • Interoperability • Technical standard • New product development • Standardization • Efficiency • Machine • Specification (technical standard) • Electric power • Project management • Systems design • Manufacturing • Intellectual property • Prototype • Power tool • Concept • Tool • Silicon Integration Initiative • Technical University of Madrid • Ansys • IBM • Intel • Cadence Design Systems • Thrace • Computer • Voltage • Temperature • Independence (probability theory) • Late binding • Simulation • Run time (program lifecycle phase) • Statistical power • Library (computing) • Conceptual model • Conceptual model • View model • Interface (computing) • Data • Conceptual model • Data • System • Abstraction • Simulation • Bit-level parallelism • Simulation • Register-transfer level • Logic gate • Unit production manager • Semantics (computer science) • Software design • System • Architecture • System on a chip • Conceptual model • System • Unit production manager • Variable (computer science) • Unit production manager • Intellectual property • Conceptual model • Library (computing) • Technical University of Madrid • Abstraction • Black box • Reverse engineering • Scientific modelling • Scientific modelling • Interoperability • Unified Power Format • Institute of Electrical and Electronics Engineers • System • Level design • Institute of Electrical and Electronics Engineers • Standardization • Interoperability • System • Conceptual model • Industry • Economies of scale • Ecosystem • Ramune • Old age • Military engineering • Business process • Product placement • Intel • Energy • System • Level design • John Biggs (politician) • Unified Power Format • Engineering • ARM architecture • Semiconductor intellectual property core • Institute of Electrical and Electronics Engineers • Institute of Electrical and Electronics Engineers • Data model • Electronic design automation • Technical University of Madrid • Technical standard • Intellectual property • Unit production manager • Obsolescence • Electronic design automation • Thrace • System • Institute of Electrical and Electronics Engineers • Technical University of Madrid • Institute of Electrical and Electronics Engineers • Semantics (computer science) • Infrastructure • Western Thrace • Chief executive officer • Internet Engineering Task Force • IBM • Silicon Integration Initiative • Cadence Design Systems • Intel • ARM architecture • Information technology • Silicon Integration Initiative • Research and development • Joint venture • Interoperability • Integrated circuit design • Programming tool • Technical standard • Application programming interface • Integrated circuit design • National Cooperative Research and Production Act • Constitution • Consumer protection • United States antitrust law •
AUSTIN, Texas--(BUSINESS WIRE)--Silicon Integration Initiative has announced that its Unified Power Model, developed with major contributions from IBM and GLOBALFOUNDRIES, has been approved as IEEE 2416-2019, a new Standard for Power Modeling to Enable System Level Analysis, which complements UPF/IEEE 1801-2018 Standard for Design and Verification of Low-Power, Energy-Aware Electronic Systems.
Si2 is a leading research and development joint venture that provides standard interoperability solutions for integrated circuit design tools.
UPM/IEEE 2416-2019 provides a rich set of power modeling semantics enabling system designers to model entire systems with great flexibility. It supports power modeling from abstract design description all the way to gate level implementation providing data consistency from earliest architectural explorations to final power verification.
“We view UPM/IEEE 2416 as a major step forward for low power design,” commented Dr. Nagu Dhanwada of IBM, chair of the IEEE 2416 and the Si2 UPM Working Groups.
“The foundation of the UPM/IEEE 2416-2019 standard originated in IBM and has been successfully used in power sign-off of several generations and families of IBM micro-processors. Concepts like multi-level, state based modeling and efficient, expressive semantics in UPM/IEEE 2416-2019 support constructing accurate and standardized power models for IP blocks. This enables SoC designs to be energy efficient from the ground up, a key reason companies will use 2416-2019 to upgrade modeling, analysis and sign-off flows,” stated Dr. Dhanwada.
Si2 UPM is a product of the Si2 OpenStandards Coalition, an R&D incubator which rapidly seeds and prototypes potential new EDA software tool interoperability standards. “The target of this development and subsequent standardization was an efficient and flexible mechanism for the specification and interchange of consistent power models throughout a project’s lifetime, from system design to manufacturing, especially for IP blocks and chiplets,” said Jerry Frenkil, Si2 director of OpenStandards. “This work led to significant advances in power modeling, including contributor and multi-level modeling, both of which are included in the 2416-2019 standard.”
A prototype power tool, upmPowerCalc, was built to prove the new concepts from end-to-end, both accelerating the delivery of a ready-to-implement standard and providing OpenStandards members with tools to aid in their own implementation.” The Si2 work was supported by the UPM Working Group consisting of ANSYS, IBM, Intel, Cadence, Entasys, and Thrace Systems.
Power contributors are Process, Voltage, and Temperature independent proxies for power. This PVT independence enables the late binding of PVT conditions at simulation run time, enabling power analysis at various PVT corners without requiring new libraries. Multi-level models provide multiple model views, or interfaces, to access the same power data. With multi-level construction, a single model provides consistent data for both system-level abstract simulations and bit-level simulations with RTL or gates.
“These advancements, along with UPM’s semantic expressiveness, deliver multiple benefits for design organizations” Frenkil explained. “System architects and SoC designers can model entire systems at a variety of PVT points with great flexibility. Power can be modeled in UPM using scalars, tables, expressions, and contributors, as well as expressions referencing contributors.”
UPM’s expressiveness also provides major benefits for IP developers. The use of power contributors leads to significant productivity gains since far fewer models and libraries are needed with UPM’s PVT independence. In addition, the models are abstract black boxes – functionality cannot be reverse-engineered from the power models.
Model interoperability and consistency with UPF/IEEE 1801 were identified early on as key goals in support of increasing emphasis on system level design. “IEEE 2416 provides a standardized interoperable system-level power model that is an essential piece of the foundation of an emerging industry-scale chiplet ecosystem” commented Ramune Nagisetty, senior principal engineer and director of Process and Product Integration at Intel Corporation.
“Energy-aware, system-level design can be a challenging task,” added John Biggs, chair of the IEEE P1801 Working Group, and distinguished engineer and co-founder of Arm. “With this new standard, designers will be better enabled by having access to semiconductor IP delivered with both IEEE 1801 power state models and IEEE 2416 power data models.”
For design automation groups, UPM provides an industry-standard format for both internal and external IP. This common format saves resources and time as there is no need to support or translate external proprietary formats. UPM also reduces reliance on internal proprietary formats, a long-standing design obsolescence trap.
An EDA startup, Thrace Systems, is planning to add IEEE 2416 support to its products. “UPM/IEEE 2416 is an important new standard. Its rich modeling semantics provide our power analysis platform with the solid infrastructure needed for comprehensive system level analysis,” commented David Ratchkov, Thrace Systems founder and CEO.
The P2416 Working Group was led by IBM, Si2, and Cadence, with active support from Intel and Arm.
For more information contact Jerry Frenkil at jfrenkil.org.
Founded in 1988, Si2 is a leading research and development joint venture that provides standard interoperability solutions for integrated circuit design tools. Its activities include support of OpenAccess, the world’s most widely used standard API and reference database for integrated circuit design. All Si2 activities are carried out under the auspices of The National Cooperative Research and Production Act of 1993, the fundamental law that defines R&D joint ventures and offers them a large measure of protection against federal antitrust laws
Source: Businesswire.com
Powered by NewsAPI.org
Keywords:
Institute of Electrical and Electronics Engineers • Austin, Texas • Business Wire • Silicon Integration Initiative • Computer simulation • Software development • IBM • GlobalFoundries • Institute of Electrical and Electronics Engineers • Computer simulation • System • Systems analysis • Unified Power Format • Institute of Electrical and Electronics Engineers • Software design • Electronic design automation • Low-power electronics • Energy • Electronics • Silicon Integration Initiative • Research and development • Joint venture • Standardization • Interoperability • Integrated circuit design • Tool • Unit production manager • Institute of Electrical and Electronics Engineers • Scenic design • Scientific modelling • Semantics • System • Designer • Conceptual model • System • Scientific modelling • Digital electronics • Data consistency • Electronic design automation • Technical University of Madrid • Institute of Electrical and Electronics Engineers • Low-power electronics • Nagu • Dhanwada • IBM • Institute of Electrical and Electronics Engineers • Silicon Integration Initiative • Technical University of Madrid • Technical University of Madrid • Institute of Electrical and Electronics Engineers • IBM • IBM • Microtechnology • Concept • Scientific modelling • Semantics • Technical University of Madrid • Institute of Electrical and Electronics Engineers • Conceptual model • Intellectual property • Design • Efficient energy use • Dhanwada • Silicon Integration Initiative • Technical University of Madrid • Product design • Silicon Integration Initiative • Research and development • Prototype • Electronic design automation • Programming tool • Interoperability • Technical standard • New product development • Standardization • Efficiency • Machine • Specification (technical standard) • Electric power • Project management • Systems design • Manufacturing • Intellectual property • Prototype • Power tool • Concept • Tool • Silicon Integration Initiative • Technical University of Madrid • Ansys • IBM • Intel • Cadence Design Systems • Thrace • Computer • Voltage • Temperature • Independence (probability theory) • Late binding • Simulation • Run time (program lifecycle phase) • Statistical power • Library (computing) • Conceptual model • Conceptual model • View model • Interface (computing) • Data • Conceptual model • Data • System • Abstraction • Simulation • Bit-level parallelism • Simulation • Register-transfer level • Logic gate • Unit production manager • Semantics (computer science) • Software design • System • Architecture • System on a chip • Conceptual model • System • Unit production manager • Variable (computer science) • Unit production manager • Intellectual property • Conceptual model • Library (computing) • Technical University of Madrid • Abstraction • Black box • Reverse engineering • Scientific modelling • Scientific modelling • Interoperability • Unified Power Format • Institute of Electrical and Electronics Engineers • System • Level design • Institute of Electrical and Electronics Engineers • Standardization • Interoperability • System • Conceptual model • Industry • Economies of scale • Ecosystem • Ramune • Old age • Military engineering • Business process • Product placement • Intel • Energy • System • Level design • John Biggs (politician) • Unified Power Format • Engineering • ARM architecture • Semiconductor intellectual property core • Institute of Electrical and Electronics Engineers • Institute of Electrical and Electronics Engineers • Data model • Electronic design automation • Technical University of Madrid • Technical standard • Intellectual property • Unit production manager • Obsolescence • Electronic design automation • Thrace • System • Institute of Electrical and Electronics Engineers • Technical University of Madrid • Institute of Electrical and Electronics Engineers • Semantics (computer science) • Infrastructure • Western Thrace • Chief executive officer • Internet Engineering Task Force • IBM • Silicon Integration Initiative • Cadence Design Systems • Intel • ARM architecture • Information technology • Silicon Integration Initiative • Research and development • Joint venture • Interoperability • Integrated circuit design • Programming tool • Technical standard • Application programming interface • Integrated circuit design • National Cooperative Research and Production Act • Constitution • Consumer protection • United States antitrust law •